## R09Code No: D5803JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABADM.Tech II - Semester Examinations, March/April 2011ADVANCED COMPUTER ARCHITECTURE(COMPUTER SCIENCE AND ENGINEERING)

Max. Marks: 60

**Time: 3hours** 

| Answer any five questions       |                                                                                                                                 |                       |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| All questions carry equal marks |                                                                                                                                 |                       |
|                                 |                                                                                                                                 |                       |
| 1. a)                           | Define performance. Describe how the five levels of programs are used in evaluating performance.                                |                       |
| b)                              | How Amdahl's law is useful for measurement of improved per computer systems?                                                    | rformance of<br>[6+6] |
| 2. a)<br>b)                     | Explain various operations in the instruction set.<br>Write notes on addressing modes for control flow instructions.            | [6+6]                 |
| 3. a)                           | What are the limitations of dynamically scheduled pipelines and how hardware based speculation can address these limitations?   |                       |
| b)                              | Briefly explain basic VLIW approach.                                                                                            | [6+6]                 |
| 4. a)<br>b)                     | Write short notes on RLSC.<br>Give a brief account on Instruction-level parallelism.                                            | [6+6]                 |
| 5. a)<br>b)                     | What is meant by dynamic scheduling? Explain.<br>Explain the cost and performance of a cluster for transaction processing.[6+6] |                       |
| 6.                              | Explain multiprocessor cache coherence.                                                                                         | [12]                  |
| 7.                              | Explain Designing of clusters with example.                                                                                     | [12]                  |
| 8.                              | Write short notes on the following:<br>a) Practical issues in interconnecting networks.<br>b) Protection of virtual memory.     | [6+6]                 |
|                                 | •                                                                                                                               |                       |

\*\*\*\*